# HIGH SPEED 3.3V 2K X 8 DUAL-PORT STATIC RAM WITH INTERRUPTS ## IDT71V321S/L IDT71V421S/L ### **Features** - High-speed access - Commercial: 25/35/55ns (max.) - Industrial: 25ns (max.) - Low-power operation - IDT71V321/IDT71V421S - Active: 325mW (typ.) - Standby: 5mW (typ.) - IDT71V321/V421L - Active: 325mW (typ.) - Standby: 1mW (typ.) - ◆ Two INT flags for port-to-port communications - MASTER IDT71V321 easily expands data bus width to 16or-more-bits using SLAVE IDT71V421 - On-chip port arbitration logic (IDT71V321 only) - ◆ BUSY output flag on IDT71V321; BUSY input on IDT71V421 - Fully asynchronous operation from either port - Battery backup operation—2V data retention (L only) - TTL-compatible, single 3.3V power supply - Available in 52-pin PLCC, 64-pin TQFP and STQFP packages - Industrial temperature range (-40°C to +85°C) is available for selected speeds - Green parts available, see ordering information #### NOTES - 1. IDT71V321 (MASTER): BUSY is an output. IDT71V421 (SLAVE): BUSY is input. - 2. BUSY and INT are totem-pole outputs. OCTOBER 2008 ## Description The IDT71V321/IDT71V421 are high-speed 2K x 8 Dual-Port Static RAMs with internal interrupt logic for interprocessor communications. The IDT71V321 is designed to be used as a stand-alone 8-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT71V421 "SLAVE" Dual-Port in 16-or-more-bit memory system applications results in full speed, error-free operation without the need for additional discrete logic. The device provides two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by $\overline{\text{CE}}$ , permits the on chip circuitry of each port to enter a very low standby power mode. Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 325mW of power. Low-power (L) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200µW from a 2V battery. The IDT71V321/IDT71V421 devices are packaged in a 52-pin PLCC, a 64-pin TQFP (thin quad flatpack), and a 64-pin STQFP (super thin quad flatpack). ## Pin Configurations (1,2,3) - 1. All Vcc pins must be connected to power supply. - 2. All GND pins must be connected to ground supply. - J52-1 package body is approximately .75 in x .75 in x .17 in. PP64-1 package body is approximately 10mm x 10mm x 1.4mm. PN64-1 package body is approximately 14mm x 14mm x 1.4mm. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. ## Absolute Maximum Ratings(1) | Symbol | Rating | Commercial<br>& Industrial | Unit | |----------------------|--------------------------------------------|----------------------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +4.6 | V | | Та | Operating<br>Temperature | 0 to +70 | °C | | TBIAS | Temperature<br>Under Bias | -55 to +125 | °C | | Tstg | Storage<br>Temperature | -65 to +150 | °C | | ЮИТ | DC Output<br>Current | 50 | mA | ## NOTES: 3026 tbl 01 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to $\leq$ 20mA for the period of VTERM $\geq$ Vcc + 10%. ## Capacitance<sup>(1)</sup> $(TA = +25^{\circ}C, f = 1.0MHz) TQFP Only$ | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |--------|--------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 3dV | 9 | pF | | Соит | Output Capacitance | Vout = 3dV | 10 | pF | #### NOTES: - This parameter is determined by device characterization but is not production tested. - 3dv references the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V. # Recommended Operating Temperature and Supply Voltage<sup>(1,2)</sup> | Grade | Grade Ambient Temperature | | Vcc | |------------|---------------------------|----|--------------------| | Commercial | 0°C to +70°C | 0V | 3.3V <u>+</u> 0.3V | | Industrial | -40°C to +85°C | 0V | 3.3V <u>+</u> 0.3V | 3026 tbl 0 3026 tbl 03 #### NOTES: - 1. This is the parameter Ta. This is the "instant on" case temperature. - Industrial temperature: for specific speeds, packages and powers contact your sales office. # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|------------------------|------| | Vcc | Supply Voltage | 3.0 | 3.3 | 3.6 | V | | GND | Ground | 0 | 0 | 0 | V | | Vн | Input High Voltage | 2.0 | _ | VCC+0.3 <sup>(2)</sup> | V | | VIL | Input Low Voltage | -0.3 <sup>(1)</sup> | _ | 0.8 | V | #### NOTES - 1. VIL (min.) = -1.5V for pulse width less than 20ns. - 2. VTERM must not exceed Vcc + 0.3V. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Vcc = 3.3V ± 0.3V) | | | | 71V321S<br>71V421S | | 71V:<br>71V | | | |--------|--------------------------------------|--------------------------------------------------------------------|--------------------|------|-------------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | Vcc = 3.6V,<br>VIN = 0V to Vcc | | 10 | _ | 5 | μΑ | | lto | Output Leakage Current | $\overline{CE}$ = V <sub>IH</sub> , VouT = 0V to Vcc<br>Vcc = 3.6V | _ | 10 | | 5 | μΑ | | Vol | Output Low Voltage | lol = 4mA | _ | 0.4 | _ | 0.4 | V | | Voh | Output High Voltage | Юн = -4mA | 2.4 | _ | 2.4 | - | ٧ | 3026 tbl 04 NOTE 1. At Vcc ≤ 2.0V input leakages are undefined. 3026 tbl 05 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range $^{(1,2)}$ (Vcc = 3.3V ± 0.3V) | | | | | | 71V42<br>Co | 21X25<br>21X25<br>m'l<br>Ind | 71V4 | 21X35<br>21X35<br>I Only | 71V4 | 21X55<br>21X55<br>I Only | | |--------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-------------|------------------------------|------------|--------------------------|------------|--------------------------|------| | Symbol | Parameter | Test Condition | Versio | n | Тур. | Max. | Тур. | Max. | Тур. | Max. | Unit | | lcc | Dynamic Operating Current (Both Ports Active) | CE = VIL, Outputs Disabled SEM = VIH f = fiva x <sup>(3)</sup> | COM'L | S<br>L | 55<br>55 | 130<br>100 | 55<br>55 | 125<br>95 | 55<br>55 | 115<br>85 | mA | | | (Buil Fulls Active) | I = IMAX** | IND | S<br>L | 55<br>55 | 150<br>130 | _ | _ | _ | _ | | | ISB1 | Standby Current<br>(Both Ports - TTL | CER = CEL = VH<br>SEMR = SEML = VH<br>f = fmax <sup>(3)</sup> | COM'L | S<br>L | 15<br>15 | 35<br>20 | 15<br>15 | 35<br>20 | 15<br>15 | 35<br>20 | mA | | | Level Inputs) | T = IMAX <sup>©</sup> | IND | S<br>L | 15<br>15 | 50<br>35 | ł | 1 | - | l | | | ISB2 | Standby Current<br>(One Port - TTL<br>Level Inputs) | $\overline{CE}^*A^* = V_{IL} \text{ and } \overline{CE}^*B^* = V_{IH}^{(5)}$ Active Port Outputs Disabled, | COM'L | S | 25<br>25 | 75<br>55 | 25<br>25 | 70<br>50 | 25<br>25 | 60<br>40 | mA | | | Level inpuis) | $\frac{f = f_{MAX}^{(3)}}{\overline{SEM}_{R}} = \overline{SEM}_{L} = V_{IH}$ | IND | S<br>L | 25<br>25 | 95<br>75 | 1 | 1 | ı | ı | | | ISB3 | Full Standby Current<br>(Both Ports - All | Both Ports $\overline{CE}$ and $\overline{CER} \ge Vcc - 0.2V$ | COM'L | S<br>L | 1.0<br>0.2 | 5<br>3 | 1.0<br>0.2 | 5<br>3 | 1.0<br>0.2 | 5<br>3 | mA | | ČMOS Level Inputs) | Civios Level ilipuis) | $\begin{array}{l} \text{Vin} \geq \text{Vcc} - 0.2 \text{V or} \\ \text{Vin} < 0.2 \text{V, } f = 0^{(4)} \\ \text{SEMR} = \text{SEML} \geq \text{Vcc} - 0.2 \text{V} \end{array}$ | IND | S<br>L | 1.0<br>0.2 | 10<br>6 | 1 | - | | ı | | | ISB4 | Full Standby Current<br>(One Port - All | $\begin{array}{l} \overline{\text{CE-A^*}} \leq 0.2 \text{V and} \\ \overline{\text{CE-B^*}} \geq \text{Vcc} - 0.2 \text{V}^{(5)} \\ \overline{\text{SEMR}} = \overline{\text{SEML}} \geq \text{Vcc} - 0.2 \text{V} \end{array}$ | COM'L | S<br>L | 25<br>25 | 70<br>55 | 25<br>25 | 65<br>50 | 25<br>25 | 55<br>40 | mA | | | CMOS Level Inputs) | SEMR = SEML $\geq$ VCC - 0.2V<br>VIN $\geq$ VCC - 0.2V or VIN $\leq$ 0.2V<br>Active Port Outputs Disabled<br>$f = fmax^{(S)}$ | IND | S<br>L | 25<br>25 | 85<br>70 | _ | - | | _ | | 3026 tbl 06 #### NOTES: - 1. 'X' in part numbers indicates power rating (S or L). - 2. Vcc = 3.3V, TA = +25°C, and are not production tested. Icccc = 70mA (Typ.). - 3. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/trc and using "AC Test Conditions" of input levels of GND to 3V. - 4. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby. - 5. Port "A" may be either left or right port. Port "B" is opposite from port "A". ## Data Retention Characteristics (L Version Only) | Symbol | Parameter | Test Condition | | Min. | Typ. <sup>(1)</sup> | Мах. | Unit | |-------------------|-------------------------|----------------------------------------------------|--------|--------------------|---------------------|------|------| | <b>V</b> DR | Vcc for Data Retention | | | 2.0 | _ | 0 | V | | ICCDR | Data Retention Current | $Vcc = 2V, \overline{CE} \ge Vcc - 0.2V$ | COM'L. | _ | 100 | 1500 | μA | | tcdr(3) | Chip Deselect to Data | $Vin \ge Vcc - 0.2V \text{ or } Vin \le 0.2V$ IND. | | - | 100 | 4000 | μA | | Retention Time | | | | 0 | _ | - | V | | tr <sup>(3)</sup> | Operation Recovery Time | | | trc <sup>(2)</sup> | _ | _ | V | 3026 tb107 - 1. Vcc = 2V, TA = +25°C, and is not production tested. - 2. trc = Read Cycle Time. - 3. This parameter is guaranteed by device characterization but not production tested. ### **AC Test Conditions** | 7.0 100100110110 | | | | | | | | | |-------------------------------|-----------------|--|--|--|--|--|--|--| | Input Pulse Levels | GND to 3.0V | | | | | | | | | Input Rise/Fall Times | 5ns | | | | | | | | | Input Timing Reference Levels | 1.5V | | | | | | | | | Output Reference Levels | 1.5V | | | | | | | | | Output Load | Figures 1 and 2 | | | | | | | | ### Data Retention Waveform 3026 tbl 08 Figure 1. AC Output Test Load Figure 2. Output Test Load (for thz, tLz, twz, and tow) \* Including scope and jig. # AC Electrical Characteristics Over the Operating Temperature Supply Voltage Range<sup>(2)</sup> | | | 71V321X25<br>71V421X25<br>Com'l<br>& Ind | | 71V4 | 21X35<br>21X35<br>I Only | 71V4 | 21X55<br>21X55<br>I Only | | | | | |------------|------------------------------------------------|------------------------------------------|------|------|--------------------------|------|--------------------------|------|--|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | | READ CYCLE | | | | | | | | | | | | | trc | Read Cycle Time | 25 | _ | 35 | _ | 55 | _ | ns | | | | | taa | Address Access Time | _ | 25 | _ | 35 | _ | 55 | ns | | | | | tace | Chip Enable Access Time | _ | 25 | _ | 35 | _ | 55 | ns | | | | | taoe | Output Enable Access Time | _ | 12 | _ | 20 | _ | 25 | ns | | | | | tон | Output Hold from Address Change | 3 | _ | 3 | _ | 3 | _ | ns | | | | | tLZ | Output Low-Z Time <sup>(1,2)</sup> | 0 | _ | 0 | _ | 0 | _ | ns | | | | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 12 | _ | 15 | _ | 30 | ns | | | | | tpu | Chip Enable to Power Up Time (2) | 0 | | 0 | _ | 0 | _ | ns | | | | | tPD | Chip Disable to Power Down Time <sup>(2)</sup> | _ | 50 | | 50 | | 50 | ns | | | | #### NOTES - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization, but is not production tested. - 3. 'X' in part numbers indicates power rating (S or L). 3026 tbl 09 ## Timing Waveform of Read Cycle No. 1, Either Side<sup>(1)</sup> #### NOTES: - 1. $R\overline{W} = V_{IH}$ , $\overline{CE} = V_{IL}$ , and is $\overline{OE} = V_{IL}$ . Address is valid prior to the coincidental with $\overline{CE}$ transition LOW. - 2. tbdd delay is required only in the case where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY has no relationship to valid output data. - 3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD. # Timing Waveform of Read Cycle No. 2, Either Side (3) - 1. Timing depends on which signal is asserted last, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 2. Timing depends on which signal is de-asserted first, $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . - 3. $R\overline{W} = VIH$ and the address is valid prior to or coincidental with $\overline{CE}$ transition LOW. - 4. Start of valid data depends on which timing becomes effective last tage, ta # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(4)</sup> | | | 71V321X25<br>71V421X25<br>Com'l<br>& Ind | | 71V321X35<br>71V421X35<br>Com'l Only | | 71V321X55<br>71V421X55<br>Com'l Only | | | |----------|---------------------------------------------------|------------------------------------------|------|--------------------------------------|------|--------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CY | CLE | | | | | | | | | twc | Write Cycle Time <sup>(5)</sup> | 25 | _ | 35 | _ | 55 | _ | ns | | tew | Chip Enable to End-of-Write | 20 | _ | 30 | _ | 40 | _ | ns | | taw | Address Valid to End-of-Write | 20 | | 30 | | 40 | | ns | | tas | Address Set-up Time | 0 | | 0 | | 0 | _ | ns | | twp | Write Pulse Width | 20 | | 30 | | 40 | _ | ns | | twr | Write Recovery Time | 0 | | 0 | | 0 | _ | ns | | tow | Data Valid to End-of-Write | 12 | | 20 | _ | 20 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 12 | 1 | 15 | _ | 30 | ns | | tон | Data Hold Time <sup>(3)</sup> | 0 | _ | 0 | _ | 0 | | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | _ | 15 | _ | 15 | _ | 30 | ns | | tow | Output Active from End-of-Write <sup>(1,2)</sup> | 0 | _ | 0 | _ | 0 | | ns | NOTES: 3026 tbl 10 - 1. Transition is measured 0mV from Low or High-impedance voltage with Output Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization but is not production tested. - 3. The specification for toh must be met by the device supplying write data to the RAM under all operating conditions. Although toh and tow values will vary over voltage and temperature, the actual toh will always be smaller than the actual tow. - 4. 'X' in part numbers indicates power rating (S or L). - 5. For Master/Slave combination, two = tbAA + twp, since $R/\overline{W} = V_{L}$ must occur after tbAA. # Timing Waveform of Write Cycle No. 1, (R/W Controlled Timing)(1,5,8) # Timing Waveform of Write Cycle No. 2, (CE Controlled Timing)(1,5) - 1. $R\overline{W}$ or $\overline{CE}$ must be HIGH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of $\overline{CE}$ = VIL and R/W= VIL. - 3. twn is measured from the earlier of $\overline{\text{CE}}$ or $R/\overline{W}$ going HIGH to the end of the write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the $\overline{\text{CE}}$ LOW transition occurs simultaneously with or after the $\overline{\text{R/W}}$ LOW transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal ( $\overline{CE}$ or $R/\overline{W}$ ) is asserted last. - 7. This parameter is determined to be device characterization, but is not production tested. Transition is measured 0mV from steady state with the Output Test Load (Figure 2). - 8. If $\overline{OE}$ is LOW during a R $\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE}$ is HIGH during a R $\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(6)</sup> | , | The second of th | 71V321X25<br>71V421X25<br>Com'l<br>& Ind | | 71V321X35<br>71V421X35<br>Com'l Only | | 71V321X55<br>71V421X55<br>Com'l Only | | | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------|--------------------------------------|------|--------------------------------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | BUSY Timing (For Master IDT71V321 Only) | | | | | | | | | | <b>t</b> BAA | BUSY Access Time from Address | _ | 20 | | 20 | | 30 | ns | | <b>t</b> BDA | BUSY Disable Time from Address | ı | 20 | | 20 | | 30 | ns | | tBAC | BUSY Access Time from Chip Enable | _ | 20 | _ | 20 | _ | 30 | ns | | tBDC | BUSY Disable Time from Chip Enable | _ | 20 | - | 20 | - | 30 | ns | | twн | Write Hold After BUSY <sup>(5)</sup> | 12 | _ | 15 | _ | 20 | _ | ns | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | _ | 50 | _ | 60 | _ | 80 | ns | | todd | Write Data Valid to Read Data Delay <sup>(1)</sup> | _ | 35 | _ | 45 | _ | 65 | ns | | taps | Arbitration Priority Set-up Time <sup>(2)</sup> | 5 | _ | 5 | _ | 5 | _ | ns | | tBDD | BUSY Disable to Valid Data <sup>(3)</sup> | _ | 30 | | 30 | _ | 45 | ns | | BUSY Tim | ing (For Slave IDT71V421 Only) | | | | | | | | | twB | BUSY Input to Write <sup>(4)</sup> | 0 | 1 | 0 | | 0 | | ns | | twн | Write Hold After BUSY <sup>(5)</sup> | 12 | - | 15 | _ | 20 | _ | ns | | twdd | Write Pulse to Data Delay <sup>(1)</sup> | - | 50 | _ | 60 | _ | 80 | ns | | todd | Write Data Valid to Read Data Delay <sup>(1)</sup> | _ | 35 | _ | 45 | _ | 65 | ns | #### NOTES: - 3026 tbl 11 - 1. Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY." - 2. To ensure that the earlier of the two ports wins. - tbdd is a calculated parameter and is the greater of 0, twdd twp (actual) or tddd tdw (actual). - 4. To ensure that a write cycle is inhibited on port "B" during contention on port "A". - 5. To ensure that a write cycle is completed on port "B" after contention on port "A". - 6. 'X' in part numbers indicates power rating (S or L). # Timing Waveform of Write with Port-to-Port Read and **BUSY**(2,3,4) - 1. To ensure that the earlier of the two ports wins. taps is ignored for SLAVE (71V421). - 2. $\overline{CE}_L = \overline{CE}_R = V_{IL}$ - 3. $\overline{OE} = V_{IL}$ for the reading port. - 4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is opposite from port "A". ## Timing Waveform of Write with **BUSY**(4) #### NOTES: - 1. twh must be met for both BUSY input (71V421, slave) or output (71V321, master). - 2. BUSY is asserted on port 'B' blocking R/W'B', until BUSY'B' goes HIGH. - 3. twb is for the slave version (71V421). - 4. All timing is the same for the left and right ports. Port "A" may be either the left or right port. Port "B" is oppsite from port "A". # Timing Waveform of **BUSY** Arbitration Controlled by **CE** Timing<sup>(1)</sup> # Timing Waveform of $\overline{{\bf BUSY}}$ Arbritration Controlled by Address Match Timing<sup>(1)</sup> - 1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 2. If taps is not satisified, the BUSY will be asserted on one side or the other, but there is no quarantee on which side BUSY will be asserted (71V321 only). # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1)</sup> | | | 71V321X25<br>71V421X25<br>Com'l<br>& Ind | | 71V42 | 21X35<br>21X35<br>Only | 71V4 | 21X55<br>21X55<br>I Only | | | | |----------|----------------------|------------------------------------------|------|-------|------------------------|------|--------------------------|------|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | INTERRUP | INTERRUPT TIMING | | | | | | | | | | | tas | Address Set-up Time | 0 | _ | 0 | _ | 0 | _ | ns | | | | twr | Write Recovery Time | 0 | _ | 0 | | 0 | | ns | | | | tins | Interrupt Set Time | | 25 | | 25 | _ | 45 | ns | | | | tinr | Interrupt Reset Time | | 25 | _ | 25 | | 45 | ns | | | #### NOTES: 1. 'X' in part numbers indicates power rating (S or L). # Timing Waveform of Interrupt Mode<sup>(1)</sup> ### SET **INT** 3026 drw 14 3026 tbl 12 ### CLEAR **INT** - 1. All timing is the same for left and right ports. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 2. See Interrupt Truth Table. - 3. Timing depends on which enable signal $(\overline{CE} \text{ or } R\overline{W})$ is asserted last. 4. Timing depends on which enable signal $(\overline{CE} \text{ or } R\overline{W})$ is de-asserted first. ### Truth Tables # Table I. Non-Contention Read/Write Control<sup>(4)</sup> | | Left or | Right I | Port <sup>(1)</sup> | | |-----|---------|---------|---------------------|------------------------------------------------------------------------| | R/W | CΕ | ŌĒ | D0-7 | Function | | Х | Η | Χ | Z | Port Deselected and in Power-<br>Down Mode. IsB2 or IsB4 | | Х | Η | Χ | Z | $\overline{CER} = \overline{CEL} = VIH$ , Power-Down Mode ISB1 or ISB3 | | L | ┙ | Х | DATAIN | Data on Port Written Into Memory <sup>(2)</sup> | | Н | L | L | DATAout | Data in Memory Output on Port <sup>(3)</sup> | | Н | L | Η | Z | High-impedance Outputs | #### NOTES: 3026 tbl 13 - 1. $AOL A1OL \neq AOR A1OR$ . - 2. If $\overline{BUSY} = L$ , data is not written. - 3. If $\overline{BUSY}$ = L, data may not be valid, see two and too timing. - 4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE, 'Z' = High-impedance. Table II. Interrupt Flaq(1,4) | | | | 3 | | | | | | | | |-----------|-----|-----|----------|------------------|-------|-----|-----------------|----------|------------------|-----------------------| | Left Port | | | | Right Port | | | | | | | | R/₩L | CEL | ŌĒL | A10L-A0L | ĪNTL | R/W̄R | CER | <del>OE</del> R | A10R-A0R | Ī <b>NT</b> R | Function | | L | L | Х | 7FF | Х | Х | Х | Х | Х | L <sup>(2)</sup> | Set Right INTR Flag | | Х | Х | Х | Х | Х | Х | L | L | 7FF | H <sup>(3)</sup> | Reset Right INTR Flag | | Х | Х | Х | Х | L <sup>(3)</sup> | L | L | Х | 7FE | Х | Set Left INTL Flag | | Х | L | L | 7FE | H <sup>(2)</sup> | Х | Х | Х | Х | Х | Reset Left INTL Flag | #### NOTES: 3026 tbl 14 - 1. Assumes $\overline{BUSY}L = \overline{BUSY}R = VIH$ - 2. If $\overline{\text{BUSY}}_L = \text{V}_{\text{IL}}$ , then No Change. - 3. If $\overline{BUSY}R = VIL$ , then No Change. - 4. 'H' = HIGH, 'L' = LOW, 'X' = DON'T CARE ## Table III — Address **BUSY** Arbitration | | In | puts | Out | puts | | |-------------|-------------|----------------------|----------|-----------------------|------------------------------| | <u>C</u> Ē∟ | <b>ՇĒ</b> R | AOL-A10L<br>AOR-A10R | BUSYL(1) | BUSY <sub>R</sub> (1) | Function | | Х | Χ | NO MATCH | Н | Н | Normal | | Н | Χ | MATCH | Н | Н | Normal | | Х | Н | MATCH | Н | Н | Normal | | L | L | MATCH | (2) | (2) | Write Inhibit <sup>(3)</sup> | 3026 tbl 15 - Pins BUSYL and BUSYR are both outputs for IDT71V321 (master). Both are inputs for IDT71V421 (slave). BUSYx outputs on the IDT71V321 are totem-pole. On slaves the BUSYx input internally inhibits writes. - 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = LOW will result. BUSYL and BUSYR outputs can not be LOW simultaneously. - Writes to the left port are internally ignored when BUSYL outputs are driving LOW regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving LOW regardless of actual logic level on the pin. ## Functional Description The IDT7V1321/IDT71V421 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT71V321/IDT71V421 has an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}}$ = V<sub>IH</sub>). When a port is enabled, access to the entire memory array is permitted. ## Interrupts If the user chooses the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag ( $\overline{\text{INT}}_L$ ) is asserted when the right port writes to memory location 7FE (HEX), where a write is defined as the $\overline{\text{CE}}_R = R/\overline{W}_R = V_{IL}$ per Truth Table II. The left port clears the interrupt by accessing address location 7FE when $\overline{\text{CE}}_L = \overline{\text{OE}}_L = V_{IL}$ , R/W is a "don't care". Likewise, the right port interrupt flag ( $\overline{\text{INT}}_R$ ) is asserted when the left port writes to memory location 7FF (HEX) and to clear the interrupt flag ( $\overline{\text{INT}}_R$ ), the right port must access the memory location 7FF. The message (8 bits) at 7FE or 7FF is user-defined, since it is an addressable SRAMlocation. If the interrupt function is not used, address locations 7FE and 7FF are not used as mail boxes, but as part of the random access memory. Refer to Truth Table II for the interrupt operation. ## **Busy Logic** Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The $\overline{\text{BUSY}}$ pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a busy indication, the write signal is gated internally to prevent the write from proceeding. The use of BUSY Logic is not required or desirable for all applications. In some cases it may be useful to logically OR the BUSY outputs together and use any BUSY indication as an interrupt source to flag the event of an illegal or illogical operation. The BUSY outputs on the IDT71V321 RAM master are to tem-pole type outputs and do not require pull-up resistors to operate. If these RAMs are being expanded in depth, then the BUSY indication for the resulting array requires the use of an external AND gate. # Width Expansion with Busy Logic Master/Slave Arrays When expanding an SRAM array in width while using $\overline{BUSY}$ logic, one master part is used to decide which side of the SRAM array will receive a $\overline{BUSY}$ indication. Any number of slaves to be addressed in the same address range as the master, use the $\overline{BUSY}$ signal as a write inhibit signal. Thus on the IDT71V321/IDT71V421 SRAMs the $\overline{BUSY}$ pin is an output if the part is Master (IDT71V321), and the $\overline{BUSY}$ pin is an input if the part is a Slave (IDT71V421) as shown in Figure 3. Figure 3. Busy and chip enable routing for both width and depth expansion with IDT71V321 (Master) and (Slave) IDT71V421 RAMs. If two or more master parts were used when expanding in width, a split decision could result with one master indicating $\overline{BUSY}$ on one side of the array and another master indicating $\overline{BUSY}$ on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word. The $\overline{BUSY}$ arbitration, on a Master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a $\overline{BUSY}$ flag to be output from the master before the actual write pulse can be initiated with either the $R/\overline{W}$ signal or the byte enables. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave. ## Ordering Information 3026 drw 17 ### NOTES: - 1. Contact your sales office Industrial temperature range is available for selected speeds, packages and powers. - 2. Green parts available. For specific speeds, packages and powers contact your local sales office. # Datasheet Document History | 03/24/99: | | Initiated datasheet document history Converted to new format | |-----------|----------------|------------------------------------------------------------------------------------------------| | | | | | | Page 2 | Cosmetic and typographical corrections Added additional notes to pin configurations | | 06/15/99: | raye z | Changed drawing format | | 10/15/99: | Page 12 | Changed open drain to totem-pole in Table III, note 1 | | 10/13/99: | Page 13 | Deleted 'does not' in copy from Busy Logic | | 11/12/99: | raye 13 | Replaced IDT logo | | 01/12/99. | Dagos 1 8 2 | 1 5 | | 01/12/01. | Pages 1 & 2 | Moved full "Description" to page 2 and adjusted page layouts | | | Page 3 | Increased storage temperature parameters | | | | Clarified Taparameter | | | Page 4 | DC Electrical parameters–changed wording from "open" to "disabled" | | | | Changed ±200mV to 0mV in notes | | 08/22/01: | Pages 4, 5, 7, | Industrial temp range offering removed from DC & AC Electrical Characteristics for 35 and 55ns | | | 9 & 11 | | | 01/17/06: | Page 1 | Added green availability to features | | | Page 14 | Added green indicator to ordering information | | | Page 1 & 14 | Replaced old IDT <sub>TM</sub> with new IDT <sub>TM</sub> logo | | | · · | Datasheet document history continued on page 15 | ## Datasheet Document History (con't) 08/25/06: Page 11 Changed INT"A" to INT"B" in the CLEAR INT drawing in the Timing Waveform of Interrupt Mode 10/23/08: Page 14 Removed "IDT" from orderable part number CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com ......